Loading…
Loading grant details…
| Funder | European Commission |
|---|---|
| Recipient Organization | Barcelona Supercomputing Center Centro Nacional de Supercomputacion |
| Country | Spain |
| Start Date | Dec 01, 2021 |
| End Date | Feb 28, 2026 |
| Duration | 1,550 days |
| Number of Grantees | 23 |
| Roles | Participant; Third Party; Coordinator |
| Data Source | European Commission |
| Grant ID | 101034126 |
Accelerators provide the majority of performance in modern High Performance Computing (HPC) systems and are the fundamental building blocks for Exascale systems.
The European PILOT (Pilot using Independent Local & Open Technology) will be the first demonstration of two ALL European HPC and High Performance Data Analytics (HPDA) (AI, ML, DL) accelerators, designed, implemented, manufactured, and owned by Europe.
The European PILOT combines open source software (SW) and open and proprietary hardware (HW) to deliver the first completely European full stack software, accelerator, and integrated ecosystem based on RISC-V accelerators coupled to any general purpose processor (CPU) via PCIe Gen 6.0 or CXL 3.0. This pilot will demonstrate key HPC and HPDA workloads and software stacks.
The European PILOT is also the first to demonstrate an ALL European HPC ecosystem.
The accelerators will be manufactured in the new European GlobalFoundries 12 nm advanced silicon technology, a major demonstration of European technology independence.The European PILOT combines cutting edge research utilizing SW/HW co-design to demonstrate HPC and HPDA accelerators running key applications and libraries in a full software stack including middleware, runtimes, compilers, and tools for the emerging RISC-V ecosystem.
The European PILOT is able to produce a full stack (SW and HW) research prototype by leveraging and extending the work done in multiple European projects like: EPI, MEEP, POP2 CoE, EuroEXA, and ExaNeSt.
This pre-production system can only be realized with a combination of existing IP, HW emulation using FPGAs, and real ASIC prototypes that demonstrate the full stack feasibility of the hardware and software.
Finally, while the applications we use span AI to HPC, the aggressive ASIC implementation (chip size and small geometry) will be the smallest technology node manufactured in Europe and can easily be adapted for a near-future HPC implementation.
Kungliga Tekniska Hoegskolan; Forschungszentrum Julich Gmbh; 2Crsi; Fraunhofer Gesellschaft Zur Forderung Der Angewandten Forschung Ev; Commissariat A L Energie Atomique Et Aux Energies Alternatives; Turkiye Bilimsel Ve Teknolojik Arastirma Kurumu; Idryma Technologias Kai Erevnas; Sveuciliste U Zagrebu Fakultet Elektrotehnike I Racunarstva; Semidynamics Technology Services Sl; Universita Degli Studi Di Torino; Universita Di Pisa; Rheinland-Pfalzische Technische Universitat; Eidgenoessische Technische Hochschule Zuerich; Extoll Gmbh; Submer Technologies Sl; Politecnico Di Milano; Exascale Performance Systems - Exapsys Ike; Alma Mater Studiorum - Universita Di Bologna; Leonardo - Societa Per Azioni; Universita Degli Studi Di Roma la Sapienza; Barcelona Supercomputing Center Centro Nacional de Supercomputacion; Consorzio Interuniversitario Nazionale Per L'Informatica; Chalmers Tekniska Hogskola Ab
Complete our application form to express your interest and we'll guide you through the process.
Apply for This Grant